Part Number Hot Search : 
ST78L12 BAV99D 110CA CD410830 B20100C P43FB 015020 C100L
Product Description
Full Text Search
 

To Download FRAME-IT-1 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 FRAME-IT-1
Video Deinterlacer
DVD Digital Camera
Driving the Digital Lifestyle
Digital TV Imaging IP Cores
Product Brief
Benefits Overview
Zoran Corporation 1390 Kifer Road Sunnyvale, CA 94086-5305
Te l 408.523.6500 Fax 408.523.6501 www.zoran.com
Zoran's FRAME-IT-1 Video Deinterlacer is a silicon-efficient, high-performance Intellectual Property Core for video IC designs requiring progressive video output. FRAME-IT-1 is based on Zoran's extensive experience delivering high quality, high volume video ICs to major consumer products manufacturers worldwide. FRAME-IT-1 employs a robust motion detection and an intelligent interpolation algorithm in a easily implemented, fully synchronous design. 3:2 pulldown, 2:2 pulldown, and bad edit detection enable superior deinterlacing of source material orginally from film. Proven in silicon, the FRAME-IT-1 Video Deinterlacer greatly reduces the risk and time involved when integrating the video deinterlacing
function into an IC. Expensive, discrete components can be eliminated from system designs. FRAME-IT-1 is designed into Zoran's VaddisTM family of DVD decoders, which are in mass production and are used in brand name consumer products worldwide. VIP-II Demonstration System The VIP-II is an FPGA demonstration system for Zoran's IP Core products. The VIP-II accepts composite video, S-video and component video inputs and with its user friendly GUI, enables customers to thoroughly evaluate the performance of Zoran's IP Core products.
Features
* * * * * * "I to P" converter Converts interlaced video to progressive output video Robust motion detection based algorithm Weaves still areas of the image Advanced interpolation for moving areas of the image 3:2 and 2:2 pulldown detection for film modes * * * * * Bad edit detection Silicon efficient design Requires only a single clock input from 20 to 30 MHz Fully synchronous design Process technology independent "softcore"
Integrated Circuit Applications
* LCD controllers * LCD-TV * PDP-TV * Projector TV Systems * Progressive output CRT-TV * Any IC requiring progressive video output
Deliverables
* Compilable Verilog source code * Bit-accurate, cycle-accurate C++ model * Synopsis synthesis scripts * Test input files * Documentation * VIP-II FPGA demonstration system available
FRAME-IT-1 Video Deinterlacer Block Diagram
Line Buffers
Motion Detector
Field Buffers Input Control Adaptive BobWeave Output Control
Optional Line Buffers
Deinterlaced Video
Output
Interlaced Video Input
Field Buffer Control
Gradient Detector
FRAME-IT-1 Video Deinterlacer
7/16/04-TS FRAME-IT-1-PB-1.0
FRAME-IT-1
Video Deinterlacer
Driving the Digital Lifestyle
Product Brief
FRAME-IT-1 Video Deinterlacer Logical Pinout
reg_ack reg_rd_rdy reg_rd_data[7:0] hactive_out vactive_out y_top_out[7:0] c_top_out[7:0] y_bot_out[7:0] c_bot_out[7:0] yc_lbuf_rrst yc_lbuf_wrst y_prev_lbuf_A_ren y_prev_lbuf_A_wen
ext_clk ext_reset_1 reg_addr[7:0] reg_rd_wtn reg_rdy reg_wt_data[7:0]
clk clk_x2 (optional)* reset_1 enable (optional) hactive_in vactive_in field proscan240 repeat_first_field no_time_advancea y_prev_in[7:0] c_prev_in[7:0] y_curr_in[7:0] c_curr_in[7:0] y_next_in[7:0] c_next_in[7:0]
FRAME-IT-1 y_prev_lbuf_B_ren y_prev_lbuf_B_wen Video y_prev_lbuf_wdata[7:0] y_curr_lbufA_ren Deinterlacer y_curr_lbuf_A_wen y_curr_lbuf_B_ren Pinout y_curr_lbuf_B_wen
y_curr_lbuf_wdata[7:0] y_next_lbuf_A_ren y_next_lbuf_A_wen y_next_lbuf_B_ren y_next_lbuf_B_wen y_next_lbuf_wdata[7:0] c_curr_lbuf_A_ren c_curr_lbuf_A_wen c_curr_lbuf_B_ren c_curr_lbuf_B_wen c_curr_lbuf_wdata[7:0] c_miss_lbuf_ren c_miss_lbuf_wen c_miss_lbuf_wdata[7:0] k_prev_lbuf_rrst k_prev_lbuf_ren k_prev_lbuf_wrst k_prev_lbuf_wen k_prev_lbuf_wdata[7:0] m_top_lbuf_rrst m_top_lbuf_ren m_top_lbuf_wrst m_top_lbuf_wen m_top_lbuf_wdata[7:0] k_prev_fbuf_rrst k_prev_fbuf_ren k_prev_fbuf_wrst k_prev_fbuf_wen k_prev_fbuf_wdata[7:0] dbg_dmux[7:0]
y_prev_lbuf_A_rdata[7:0] y_prev_lbuf_B-rdata[7:0] y_curr_lbuf_A_rdata[7:0] y_curr_lbuf_B_rdata[7:0] y_next_lbuf_A_rdata[7:0] y_next_lbuf_rdata[7:0] c_curr_lbuf_A_rdata[7:0] c_curr_lbuf_B_rdata[7:0] c_miss_lbuf_rdata[7:0] k_prev_lbuf_rdata[7:0] m_top_lbuf_rdata[7:0]
k_prev_fbuf_rdata[7:0]
*Required for Double-Rate Outputs Required for Enabled Flops aReserved for Future Use
For more information, contact Zoran's Sunnyvale office or the office nearest you:
Canada Zoran Toronto Lab Te l : (416) 690-3356 Fax: (416) 690-3363 China Zoran China Office Tel: 86-755-83993777 Fax: 86-755-83220889 Hong Kong Zoran Asia Pacific Ltd. Tel: +852-2-620-5838 Fax: +852-2-620-5238 Israel Zoran Microelectronics Ltd. Te l : +972-4-8545-777 Fax: +972-4-8551-551 Japan Zoran Japan Office Te l : +81-03-5475-1051 Fax: +81-03-5475-1053 Korea Zoran Korea Office Tel: +82-2-761-7471 Fax: +82-2-761-7472 Taiwan Zoran Taiwan Office Te l : +886-2-2659-9797 Fax: +886-2-2659-9595
7/16/04-TS
FRAME-IT-1-PB-1.0


▲Up To Search▲   

 
Price & Availability of FRAME-IT-1

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X